ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI
Call For Paper (CFP) Description
The 2025 Symposium explores emerging trends and novel ideas and concepts covering a broad range of topics in the area of VLSI: from VLSI circuits, systems and design methods, to system level design issues, to bringing VLSI design to new areas and technologies such as nano- and molecular devices, security, artificial intelligence, and Internet-of-Things, etc. Future design methodologies and new EDA tools are also a key topic at the Symposium. Over three decades the Symposium has been a unique forum promoting multidisciplinary research and new visionary approaches in the area of VLSI, bringing together leading scientists and researchers from academia and industry. Accepted papers will be submitted for inclusion into IEEE Xplore subject to meeting IEEE Xplore’s scope and quality requirements. Selected high quality papers will be further invited for submission to a journal special issue. The Symposium has established a reputation in bringing together well-known international scientists as invited speakers. The emphasis on high quality will continue at this and future editions of the Symposium.
Contributions are sought in the following tracks:
Circuits, Reliability, and Fault-Tolerance (CRT):
Analog/mixed-signal circuits design and testing, RF and communication circuits, adaptive circuits and interconnects, design for testability, online testing techniques, static and dynamic defect- and fault- recoverability, variation aware design, VLSI aspects of sensor and sensor network.
Computer-Aided Design and Verification (CAD):
Hardware/software co-design, logic and behavioral synthesis, simulation and formal verification, physical design, signal integrity, power and thermal analysis, statistical approaches.
Digital Circuits and FPGA based Designs (DCF):
Digital circuits, chaos/neural/fuzzy-logic circuits, high speed/low-power circuits, energy efficient circuits, near and sub-threshold circuits, memories, FPGA designs, FPGA based systems.
Emerging and Post-CMOS Technologies (EPT):
Nanotechnology, molecular electronics, quantum devices, optical computing, spin-based computing, biologically-inspired computing, CNT, SET, RTD, QCA, reversible logic, and CAD tools for emerging technology devices and circuits.
System Design and Security (SDS):
Structured and custom design methodologies, microprocessors/micro-architectures for performance and low power, embedded processors, analog/digital/mixed-signal systems, NoC, power and temperature aware designs, hardware security, cryptography, watermarking, and IP protection, TRNG and security-oriented circuits, PUF circuits.
VLSI for Applied and Future Computing (AFC):
Neuromorphic and brain-inspired computing, quantum computing, circuits and architectures for machine learning and artificial intelligence, methodologies for on-chip learning, deep learning acceleration techniques, applications for and use-cases of learning systems, sensor and sensor network, electronics for Internet of Things and smart medical devices.
Author Guidelines
Paper Submission: Authors are invited to submit full-length (6 pages maximum), original, unpublished papers along with an abstract of at most 200 words. Previously published papers or papers currently under review for other conferences/journals should NOT be submitted and will not be considered. To enable blind review, the author list should be omitted from the main document. The manuscript as a single PDF is to be submitted online through Easychair. The manuscript as a single PDF is to be submitted online through Easychair. The IEEE Manuscript Template for Conference Proceedings should be used, which can be found here: https://www.ieee.org/conferences/publishing/templates.html
Contributions are sought in the following tracks:
Circuits, Reliability, and Fault-Tolerance (CRT):
Analog/mixed-signal circuits design and testing, RF and communication circuits, adaptive circuits and interconnects, design for testability, online testing techniques, static and dynamic defect- and fault- recoverability, variation aware design, VLSI aspects of sensor and sensor network.
Computer-Aided Design and Verification (CAD):
Hardware/software co-design, logic and behavioral synthesis, simulation and formal verification, physical design, signal integrity, power and thermal analysis, statistical approaches.
Digital Circuits and FPGA based Designs (DCF):
Digital circuits, chaos/neural/fuzzy-logic circuits, high speed/low-power circuits, energy efficient circuits, near and sub-threshold circuits, memories, FPGA designs, FPGA based systems.
Emerging and Post-CMOS Technologies (EPT):
Nanotechnology, molecular electronics, quantum devices, optical computing, spin-based computing, biologically-inspired computing, CNT, SET, RTD, QCA, reversible logic, and CAD tools for emerging technology devices and circuits.
System Design and Security (SDS):
Structured and custom design methodologies, microprocessors/micro-architectures for performance and low power, embedded processors, analog/digital/mixed-signal systems, NoC, power and temperature aware designs, hardware security, cryptography, watermarking, and IP protection, TRNG and security-oriented circuits, PUF circuits.
VLSI for Applied and Future Computing (AFC):
Neuromorphic and brain-inspired computing, quantum computing, circuits and architectures for machine learning and artificial intelligence, methodologies for on-chip learning, deep learning acceleration techniques, applications for and use-cases of learning systems, sensor and sensor network, electronics for Internet of Things and smart medical devices.
Author Guidelines
Paper Submission: Authors are invited to submit full-length (6 pages maximum), original, unpublished papers along with an abstract of at most 200 words. Previously published papers or papers currently under review for other conferences/journals should NOT be submitted and will not be considered. To enable blind review, the author list should be omitted from the main document. The manuscript as a single PDF is to be submitted online through Easychair. The manuscript as a single PDF is to be submitted online through Easychair. The IEEE Manuscript Template for Conference Proceedings should be used, which can be found here: https://www.ieee.org/conferences/publishing/templates.html
Conference Topics
Frequently Asked Questions
What is ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI is Join the 2025 IEEE Computer Society Annual Symposium on VLSI to explore emerging trends and novel ideas in VLSI design, systems, and technology.
How do I submit my paper to ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
Submit your paper via the official submission portal at https://www.ieee-isvlsi.org/ISVLSI_2025_Website/index.html. Follow the submission guidelines outlined in the CFP.
How do I register for the ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
Register at https://www.ieee-isvlsi.org/ISVLSI_2025_Website/index.html. Early registration is recommended to secure your spot and avail discounts.
What topics are accepted at ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
The topics accepted at ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI include VLSI, circuits, quantum computing. Papers that explore innovative ideas or solutions in these areas are highly encouraged.
What are the important dates for ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
- Start Date: 06 Jul, 2025
- End Date: 09 Jul, 2025
- End Date: 09 Jul, 2025
What is the location and date of ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI will be held on 06 Jul, 2025 - 09 Jul, 2025 at Kalamata, Greece. More details about the event location and travel arrangements can be found on the conference’s official website.
What is the location of ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI will be held at Kalamata, Greece.
Can I submit more than one paper to ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
Yes, multiple submissions are allowed, provided they align with the conference’s themes and topics. Each submission will be reviewed independently.
What is the review process for submissions?
Papers will be reviewed by a panel of experts in the field, ensuring that only high-quality, relevant work is selected for presentation. Each paper will be evaluated on originality, significance, and clarity.
What presentation formats are available at ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
Presentations can be made in various formats including oral presentations, poster sessions, or virtual presentations. Specific details will be provided upon acceptance of your paper.
Can I make changes to my submission after I’ve submitted it?
Modifications to your submission are allowed until the submission deadline. After that, no changes can be made. Please make sure all details are correct before submitting.
What are the benefits of attending ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI ?
Attending ISVLSI 2025 : IEEE Computer Society Annual Symposium on VLSI provides an opportunity to present your research, network with peers and experts in your field, and gain feedback on your work. Additionally, it is an excellent platform for career advancement and collaboration opportunities.
What should I include in my abstract or proposal submission?
Your abstract or proposal should include a concise summary of your paper, including its purpose, methodology, and key findings. Ensure that it aligns with the conference themes.